Re: [PATCH] PCI: Fix endianness issues in pci_bus_read_config()

From: Arnd Bergmann
Date: Thu Jul 31 2025 - 15:01:52 EST


On Thu, Jul 31, 2025, at 20:39, Bjorn Helgaas wrote:
> On Thu, Jul 31, 2025 at 07:38:58PM +0200, Gerd Bayer wrote:
>>
>> - if (size == 1)
>> - return pci_bus_read_config_byte(bus, devfn, where, (u8 *)val);
>> - else if (size == 2)
>> - return pci_bus_read_config_word(bus, devfn, where, (u16 *)val);
>> - else if (size == 4)
>> - return pci_bus_read_config_dword(bus, devfn, where, val);
>> - else
>> - return PCIBIOS_BAD_REGISTER_NUMBER;
>> + if (size == 1) {
>> + rc = pci_bus_read_config_byte(bus, devfn, where, (u8 *)val);
>> +#if (IS_ENABLED(CONFIG_CPU_BIG_ENDIAN))
>> + *val = ((*val >> 24) & 0xff);
>> +#endif
>
> Yeah, this is all pretty ugly. Obviously the previous code in
> __pci_find_next_cap_ttl() didn't need this. My guess is that was
> because the destination for the read data was always the correct type
> (u8/u16/u32), but here we always use a u32 and cast it to the
> appropriate type. Maybe we can use the correct types here instead of
> the casts?

Agreed, the casts here just add more potential for bugs.

The pci_bus_read_config() interface itself may have been a
mistake, can't the callers just use the underlying helpers
directly?

Arnd