Re: [PATCH V3 08/10] irqchip: Add LoongArch CPU interrupt controller support

From: Marc Zyngier
Date: Sun Aug 29 2021 - 06:10:54 EST


On Sun, 29 Aug 2021 10:37:48 +0100,
Huacai Chen <chenhuacai@xxxxxxxxx> wrote:

> > Are you saying that there is no way for the interrupt controller
> > driver to figure out the hwirq number on its own? That would seem
> > pretty odd (even the MIPS GIC has that). Worse case, you can provide
> > an arch-specific helper that exposes the current hwirq based on the
> > vector that triggered.
> We can get the hwirq number by reading CSR.ESTAT register, but in this
> way "vectored interrupts" is meaningless.

Let's face it, the way you use vectored interrupts makes zero sense
already. The whole point of vectored interrupts is that the CPU can
branch to the handler directly, making the interrupt handling cheaper
as there should be no additional decoding and you can run the final
handler immediately. Here, all your interrupts point to the same
"default handler"...

What do vectored interrupts bring? "Absolutely Nothing! (say it again!)"

M.

--
Without deviation from the norm, progress is not possible.