Re: [PATCH v2 2/3] spi: pxa2xx: Prepare for edge-triggered interrupts

From: Andy Shevchenko
Date: Mon Jan 16 2017 - 14:12:00 EST


On Mon, 2017-01-16 at 19:44 +0100, Jan Kiszka wrote:
> When using the a device with edge-triggered interrupts, such as MSIs,
> the interrupt handler has to ensure that there is a point in time
> during
> its execution where all interrupts sources are silent so that a new
> event can trigger a new interrupt again.
>
> This is achieved here by looping over SSSR evaluation. We need to take
> into account that SSCR1 may be changed by the transfer handler, thus
> we
> need to redo the mask calculation, at least regarding the volatile
> interrupt enable bit (TIE).
>

So, more comments/questions below.

> Â
> Â sccr1_reg = pxa2xx_spi_read(drv_data, SSCR1);
> Â
> - /* Ignore possible writes if we don't need to write */
> - if (!(sccr1_reg & SSCR1_TIE))
> - mask &= ~SSSR_TFS;
> -
> Â /* Ignore RX timeout interrupt if it is disabled */
> Â if (!(sccr1_reg & SSCR1_TINTE))
> Â mask &= ~SSSR_TINT;
> Â
> - if (!(status & mask))
> - return IRQ_NONE;
> + while (1) {

Can we switch to do-while and move previous block here? Btw, can TINTE
bit be set again during a loop?

> + /* Ignore possible writes if we don't need to write
> */
> + if (!(sccr1_reg & SSCR1_TIE))
> + mask &= ~SSSR_TFS;
> Â
> - if (!drv_data->master->cur_msg) {
> - handle_bad_msg(drv_data);
> - /* Never fail */
> - return IRQ_HANDLED;
> - }
> + if (!(status & mask))
> + return ret;
> +
> + if (!drv_data->master->cur_msg) {
> + handle_bad_msg(drv_data);
> + /* Never fail */
> + return IRQ_HANDLED;
> + }
> +

> + ret |= drv_data->transfer_handler(drv_data);

So, we might call handler several times. This needs to be commented in
the code why you do so.

> Â
> - return drv_data->transfer_handler(drv_data);
> + status = pxa2xx_spi_read(drv_data, SSSR);

Would it be possible to get all 1:s from the register
(something/autosuspend just powered off it by timeout?) ?

> + sccr1_reg = pxa2xx_spi_read(drv_data, SSCR1);
> + }
> Â}
> Â
> Â/*

--
Andy Shevchenko <andriy.shevchenko@xxxxxxxxxxxxxxx>
Intel Finland Oy