Re: [PATCH -v2 2/2] x86/pci: Add mmconf range into e820 for when it is from MSR with amd faml0h

From: Jan Beulich
Date: Thu Nov 11 2010 - 03:51:04 EST


>>> On 11.11.10 at 01:54, Yinghai Lu <yinghai@xxxxxxxxxx> wrote:
> @@ -191,10 +208,12 @@ void __cpuinit fam10h_check_enable_mmcfg
> /* only trust the one handle 256 buses, if acpi=off */
> if (!acpi_pci_disabled || busnbits >= 8) {
> u64 base;
> - base = val & (0xffffULL << 32);
> + base = val & (FAM10H_MMIO_CONF_BASE_MASK <<
> + FAM10H_MMIO_CONF_BASE_SHIFT);
> if (fam10h_pci_mmconf_base_status <= 0) {
> fam10h_pci_mmconf_base = base;
> fam10h_pci_mmconf_base_status = 1;
> + e820_add_mmconf_range(busnbits);
> return;
> } else if (fam10h_pci_mmconf_base == base)
> return;

I don't think adding the range in this case is correct: Here, we
found that the BIOS enabled the feature, and we're doing
nothing to "correct" it, so we also should expect the range
to be reserved by the BIOS.

Jan

--
To unsubscribe from this list: send the line "unsubscribe linux-kernel" in
the body of a message to majordomo@xxxxxxxxxxxxxxx
More majordomo info at http://vger.kernel.org/majordomo-info.html
Please read the FAQ at http://www.tux.org/lkml/